Home
last modified time | relevance | path

Searched refs:dtr_base (Results 1 – 9 of 9) sorted by relevance

/titanic_50/usr/src/uts/i86pc/os/
H A Dmach_kdi.c60 idt = (gate_desc_t *)idtr.dtr_base; in kdi_idt_write()
190 bgdt = (user_desc_t *)(b_gdtr.dtr_base); in boot_kdi_tmpinit()
H A Dfakebop.c1829 bop_idt_info.dtr_base = (uintptr_t)bop_idt; in bop_idt_init()
H A Dstartup.c2038 idtr.dtr_base = (uintptr_t)CPU->cpu_idt; in startup_vm()
/titanic_50/usr/src/uts/intel/os/
H A Darch_kdi.c105 if ((cpu = kdi_gdt2cpu(gdtr.dtr_base)) == NULL || in kdi_get_cpuinfo()
132 idtr.dtr_base = (uintptr_t)idt; in kdi_idtr_set()
/titanic_50/usr/src/uts/intel/ia32/os/
H A Ddesctbls.c670 bgdt = (user_desc_t *)r_bgdt.dtr_base; in init_gdt()
684 r_gdt.dtr_base = (uintptr_t)gdt0; in init_gdt()
875 bgdt = (user_desc_t *)r_bgdt.dtr_base; in init_gdt()
888 r_gdt.dtr_base = (uintptr_t)gdt0; in init_gdt()
1264 idtr.dtr_base = (uintptr_t)idt0; in init_desctbls()
/titanic_50/usr/src/uts/i86xpv/os/
H A Dmach_kdi.c66 gate_desc_t *idt = (gate_desc_t *)idtr->dtr_base; in kdi_idtr_write()
H A Dxpv_panic.c552 idtr.dtr_base = (uintptr_t)xpv_panic_idt; in switch_to_xpv_panic_idt()
/titanic_50/usr/src/uts/intel/sys/
H A Dsegments.h144 uint64_t dtr_base; /* table base address */ member
153 uint32_t dtr_base; /* table base address */ member
/titanic_50/usr/src/uts/i86pc/ml/
H A Doffsets.in358 dtr_base