Home
last modified time | relevance | path

Searched refs:MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL (Results 1 – 2 of 2) sorted by relevance

/titanic_44/usr/src/uts/common/io/bnxe/577xx/hsi/hw/include/
H A Dclc_reg.h613 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL 0x82e3 macro
/titanic_44/usr/src/uts/common/io/bnxe/577xx/common/
H A Dbnxe_clc.c4052 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &cl72_ctrl); in elink_warpcore_enable_AN_KR()
4056 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, cl72_ctrl); in elink_warpcore_enable_AN_KR()
4190 {MDIO_WC_DEVAD, MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, in elink_warpcore_set_10G_KR()
4400 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &val); in elink_warpcore_set_20G_force_KR2()
4404 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, val); in elink_warpcore_set_20G_force_KR2()