Home
last modified time | relevance | path

Searched refs:NXGE_MAX_TDCS (Results 1 – 12 of 12) sorted by relevance

/titanic_41/usr/src/uts/common/sys/nxge/
H A Dnxge_defs.h248 #define NXGE_MAX_DMCS (NXGE_MAX_RDCS + NXGE_MAX_TDCS)
250 #define NXGE_MAX_TDCS 24 macro
442 #define TXDMA_CHANNEL_VALID(cn) (cn < NXGE_MAX_TDCS)
477 ((n - NXGE_MAX_RDCS) < NXGE_MAX_TDCS)))
H A Dnxge.h449 kstat_t *tdc_ksp[NXGE_MAX_TDCS];
471 nxge_tx_ring_stats_t tdc_stats[NXGE_MAX_TDCS]; /* per tdc stats */
518 #define NXGE_ILLEGAL_CHANNEL (NXGE_MAX_TDCS + 1)
535 nxge_channel_t legend[NXGE_MAX_TDCS];
797 boolean_t tdc_is_shared[NXGE_MAX_TDCS];
800 nxge_ring_handle_t tx_ring_handles[NXGE_MAX_TDCS];
H A Dnxge_common.h42 #define NXGE_TDMA_PER_NEP_PORT (NXGE_MAX_TDCS/NXGE_PORTS_NEPTUNE)
465 nxge_tdc_cfg_t tdc_config[NXGE_MAX_TDCS];
H A Dnxge_hio.h312 nxge_hio_dc_t tdc[NXGE_MAX_TDCS];
/titanic_41/usr/src/uts/common/io/nxge/
H A Dnxge_txdma.c110 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_init_txdma_channels()
132 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_init_txdma_channels()
193 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_uninit_txdma_channels()
1338 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_txdma_hw_mode()
1490 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_fixup_txdma_rings()
1578 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_txdma_hw_kick()
1714 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_txdma_hung()
1871 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_fixup_hung_txdma_rings()
2024 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_reclaim_rings()
2065 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_txdma_regs_dump_channels()
[all …]
H A Dnxge_hio.c146 for (i = 0; i < NXGE_MAX_TDCS; i++) in nxge_hio_init()
224 for (dc = 0; dc < NXGE_MAX_TDCS; dc++) { in nxge_dci_map()
442 if (channel > NXGE_MAX_TDCS) { in nxge_grp_dc_add()
621 NXGE_MAX_TDCS : NXGE_MAX_RDCS; in nxge_grp_dc_find()
1058 for (i = 0; i < NXGE_MAX_TDCS; i++) in nxge_hio_init()
1451 for (i = 0; i < NXGE_MAX_TDCS; i++) { in nxge_hio_share_assign()
1730 for (i = 0; i < NXGE_MAX_TDCS; i++) { in nxge_hio_share_add_group()
1986 max_dcs = (type == MAC_RING_TYPE_TX) ? NXGE_MAX_TDCS : NXGE_MAX_RDCS; in nxge_hio_addres()
H A Dnxge_virtual.c873 NXGE_MAX_TDCS) || in nxge_update_txdma_properties()
876 NXGE_MAX_TDCS)) { in nxge_update_txdma_properties()
885 if (num_tdc > NXGE_MAX_TDCS) { in nxge_update_txdma_properties()
3234 for (channel = 0; channel < NXGE_MAX_TDCS; channel++) { in nxge_ldgv_init_n2()
3405 for (channel = 0; channel < NXGE_MAX_TDCS; channel++) { in nxge_ldgv_init()
H A Dnxge_hio_guest.c393 limit = NXGE_MAX_TDCS; in nxge_guest_dc_alloc()
H A Dnxge_ndd.c1020 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_param_get_txdma_info()
2181 for (rdc = 0; rdc < NXGE_MAX_TDCS; rdc++) { in nxge_param_dump_rdc()
2200 for (tdc = 0; tdc < NXGE_MAX_TDCS; tdc++) { in nxge_param_dump_tdc()
H A Dnxge_intr.c705 for (channel = 0; channel < NXGE_MAX_TDCS; channel++) { in nxge_hio_intr_uninit()
H A Dnxge_kstats.c2155 int8_t set[NXGE_MAX_TDCS]; in nxge_m_tx_stat()
2164 for (i = 0, cursor = 0; i < NXGE_MAX_TDCS; i++) { in nxge_m_tx_stat()
H A Dnxge_main.c3021 tdc_max = NXGE_MAX_TDCS; in nxge_alloc_tx_mem_pool()
3281 int tdc_max = NXGE_MAX_TDCS; in nxge_free_tx_mem_pool()