Home
last modified time | relevance | path

Searched refs:MISC_REG_CPMU_LP_MASK_EXT_P0 (Results 1 – 2 of 2) sorted by relevance

/titanic_41/usr/src/uts/common/io/bnxe/577xx/common/
H A Dbnxe_clc.c3261 REG_WR(cb, MISC_REG_CPMU_LP_MASK_EXT_P0 + (params->port << 2), 0xfc20); in elink_eee_advertise()
/titanic_41/usr/src/uts/common/io/bnxe/577xx/hsi/hw/include/
H A D57712_reg.h6124 #define MISC_REG_CPMU_LP_MASK_EXT_P0 macro