Searched refs:MDIO_WC_REG_RX0_PCI_CTRL (Results 1 – 2 of 2) sorted by relevance
563 #define MDIO_WC_REG_RX0_PCI_CTRL 0x80ba macro
4156 MDIO_WC_REG_RX0_PCI_CTRL + (lane << 4), &val); in elink_warpcore_enable_AN_KR()4171 MDIO_WC_REG_RX0_PCI_CTRL + (lane << 4), in elink_warpcore_enable_AN_KR()5115 MDIO_WC_REG_RX0_PCI_CTRL, (3<<2)); in elink_warpcore_set_lane_polarity()