Home
last modified time | relevance | path

Searched refs:DMA_CSR_SLL (Results 1 – 6 of 6) sorted by relevance

/titanic_41/usr/src/uts/common/io/nxge/npi/
H A Dnpi_rx_rd32.h121 offset += (((channel << 1) + 1) << DMA_CSR_SLL); in RXDMA_REG_READ32()
123 offset += (channel << DMA_CSR_SLL); in RXDMA_REG_READ32()
H A Dnpi_rx_rd64.h233 offset += (((channel << 1) + 1) << DMA_CSR_SLL); in RXDMA_REG_READ64()
235 offset += (channel << DMA_CSR_SLL); in RXDMA_REG_READ64()
H A Dnpi_rx_wr64.h211 offset += (((channel << 1) + 1) << DMA_CSR_SLL); in RXDMA_REG_WRITE64()
213 offset += (channel << DMA_CSR_SLL); in RXDMA_REG_WRITE64()
H A Dnpi_tx_rd64.h133 offset += ((channel << 1) << DMA_CSR_SLL); in TXDMA_REG_READ64()
135 offset += (channel << DMA_CSR_SLL); in TXDMA_REG_READ64()
H A Dnpi_tx_wr64.h133 offset += ((channel << 1) << DMA_CSR_SLL); in TXDMA_REG_WRITE64()
135 offset += (channel << DMA_CSR_SLL); in TXDMA_REG_WRITE64()
/titanic_41/usr/src/uts/common/sys/nxge/
H A Dnxge_defs.h199 #define DMA_CSR_SLL 9 /* Used to calculate VR addresses */ macro
200 #define DMA_CSR_SIZE (1 << DMA_CSR_SLL) /* 512 */