/linux/drivers/ufs/host/ |
H A D | ufs-qcom.h | 142 u32 ver = ufshcd_readl(hba, REG_UFS_HW_VERSION); in ufs_qcom_get_controller_revision() 157 ufshcd_readl(hba, REG_UFS_CFG1); in ufs_qcom_assert_reset() 168 ufshcd_readl(hba, REG_UFS_CFG1); in ufs_qcom_deassert_reset()
|
H A D | cdns-pltfrm.c | 139 ufshcd_readl(hba, CDNS_UFS_REG_HCLKDIV); in cdns_ufs_set_hclkdiv() 240 data = ufshcd_readl(hba, CDNS_UFS_REG_PHY_XCFGD1); in cdns_ufs_m31_16nm_phy_initialization()
|
H A D | ufs-qcom.c | 141 caps.reg_val = cpu_to_le32(ufshcd_readl(hba, REG_UFS_CCAP)); in ufs_qcom_ice_init() 159 cap.reg_val = cpu_to_le32(ufshcd_readl(hba, in ufs_qcom_ice_init() 390 return UFS_QCOM_MAX_GEAR(ufshcd_readl(hba, REG_UFS_PARAM0)); in ufs_qcom_get_hs_gear() 472 ufshcd_readl(hba, REG_UFS_CFG2); in ufs_qcom_enable_hw_clk_gating() 558 if (ufshcd_readl(hba, REG_UFS_SYS1CLK_1US) != core_clk_cycles_per_us) { in ufs_qcom_cfg_timers() 564 ufshcd_readl(hba, REG_UFS_SYS1CLK_1US); in ufs_qcom_cfg_timers() 961 val = ufshcd_readl(host->hba, REG_UFS_DEBUG_SPARE_CFG); in ufs_qcom_set_phy_gear() 1558 reg = ufshcd_readl(hba, REG_UFS_CFG1); in ufs_qcom_dump_dbg_regs()
|
H A D | ufs-sprd.c | 53 u32 set = ufshcd_readl(hba, REG_INTERRUPT_ENABLE); in ufs_sprd_ctrl_uic_compl() 228 val = ufshcd_readl(hba, REG_CONTROLLER_ENABLE); in ufs_sprd_n6_key_acc_enable()
|
H A D | ufs-mediatek.c | 268 ufshcd_readl(hba, REG_UFS_XOUFS_CTRL) | 0x80, in ufs_mtk_hce_enable_notify() 336 value = ufshcd_readl(hba, REG_UFS_REFCLK_CTRL); in ufs_mtk_setup_ref_clk() 408 val = ufshcd_readl(hba, REG_UFS_PROBE); in ufs_mtk_wait_idle_state() 441 val = ufshcd_readl(hba, REG_UFS_PROBE); in ufs_mtk_wait_link_state() 1053 host->ip_ver = ufshcd_readl(hba, REG_UFS_MTK_IP_VER); in ufs_mtk_init() 1330 (ufshcd_readl(hba, REG_UFS_XOUFS_CTRL) & ~0x100), in ufs_mtk_link_set_lpm()
|
H A D | ufs-renesas.c | 298 save[p->index] = ufshcd_readl(hba, p->reg) & p->mask; in ufs_renesas_reg_control()
|
H A D | ufs-hisi.c | 235 reg = ufshcd_readl(hba, REG_AUTO_HIBERNATE_IDLE_TIMER); in ufs_hisi_link_startup_pre_change()
|
H A D | ufs-exynos.c | 329 enabled_vh = ufshcd_readl(hba, MHCTRL) & MHCTRL_EN_VH_MASK; in exynosauto_ufs_post_pwr_change() 1270 if (!(ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES) & in exynos_ufs_fmp_init() 1715 mbox = ufshcd_readl(hba, PH2VH_MBOX); in exynosauto_ufs_vh_wait_ph_ready()
|
H A D | ufshcd-pci.c | 105 u32 hce = ufshcd_readl(hba, REG_CONTROLLER_ENABLE); in ufs_intel_hce_enable_notify()
|
/linux/drivers/ufs/core/ |
H A D | ufshcd-crypto.c | 167 cpu_to_le32(ufshcd_readl(hba, REG_UFS_CCAP)); in ufshcd_hba_init_crypto_capabilities() 197 cpu_to_le32(ufshcd_readl(hba, in ufshcd_hba_init_crypto_capabilities()
|
H A D | ufshcd.c | 173 regs[pos / 4] = ufshcd_readl(hba, offset + pos); in ufshcd_dump_regs() 419 cmd = ufshcd_readl(hba, REG_UIC_COMMAND); in ufshcd_add_uic_command_trace() 422 ufshcd_readl(hba, REG_UIC_COMMAND_ARG_1), in ufshcd_add_uic_command_trace() 423 ufshcd_readl(hba, REG_UIC_COMMAND_ARG_2), in ufshcd_add_uic_command_trace() 424 ufshcd_readl(hba, REG_UIC_COMMAND_ARG_3)); in ufshcd_add_uic_command_trace() 467 intr = ufshcd_readl(hba, REG_INTERRUPT_STATUS); in ufshcd_add_command_trace() 474 doorbell = ufshcd_readl(hba, REG_UTP_TRANSFER_REQ_DOOR_BELL); in ufshcd_add_command_trace() 743 return read_poll_timeout(ufshcd_readl, v, (v & mask) == val, in ufshcd_wait_for_register() 774 ufshci_ver = ufshcd_readl(hba, REG_UFS_VERSION); in ufshcd_get_ufs_version() 796 return ufshcd_readl(hba, REG_CONTROLLER_STATUS) & DEVICE_PRESENT; in ufshcd_is_device_present() [all …]
|
H A D | ufs-mcq.c | 95 val = ufshcd_readl(hba, REG_UFS_MCQ_CFG); in ufshcd_mcq_config_mac() 154 ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES); in ufshcd_mcq_decide_queue_depth() 435 ufshcd_writel(hba, ufshcd_readl(hba, REG_UFS_MEM_CFG) | 0x2, in ufshcd_mcq_enable_esi()
|
H A D | ufshcd-priv.h | 117 return ufshcd_readl(hba, REG_UFS_VERSION); in ufshcd_vops_get_ufs_hci_version()
|
H A D | ufs-sysfs.c | 211 *val = ufshcd_readl(hba, reg); in ufshcd_read_hci_reg()
|
/linux/include/ufs/ |
H A D | ufshcd.h | 1289 #define ufshcd_readl(hba, reg) \ macro 1303 tmp = ufshcd_readl(hba, reg); in ufshcd_rmwl()
|