Home
last modified time | relevance | path

Searched refs:stage3 (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/src/dml2_core/
H A Ddml2_core_dcn4.c204 if (!display_cfg->stage3.performed) { in expand_implict_subvp()
214 if (display_cfg->stage3.stream_svp_meta[stream_index].valid) { in expand_implict_subvp()
217 main_stream, &display_cfg->stage3.stream_svp_meta[stream_index]); in expand_implict_subvp()
232 if (display_cfg->stage3.stream_svp_meta[main_plane->stream_index].valid) { in expand_implict_subvp()
272 if (display_cfg->stage3.performed && display_cfg->stage3.success) { in pack_mode_programming_params_with_implicit_subvp()
273 programming->fams2_required = display_cfg->stage3.fams2_required; in pack_mode_programming_params_with_implicit_subvp()
317 if (display_cfg->stage3.performed && display_cfg->stage3.success) { in pack_mode_programming_params_with_implicit_subvp()
318 switch (display_cfg->stage3.pstate_switch_modes[plane_index]) { in pack_mode_programming_params_with_implicit_subvp()
326 …programming->plane_programming[plane_index].uclk_pstate_support_method = display_cfg->stage3.pstat… in pack_mode_programming_params_with_implicit_subvp()
H A Ddml2_core_utils.c470 if (!display_cfg->stage3.performed) { in dml2_core_utils_expand_implict_subvp()
480 if (display_cfg->stage3.stream_svp_meta[stream_index].valid) { in dml2_core_utils_expand_implict_subvp()
483 main_stream, &display_cfg->stage3.stream_svp_meta[stream_index]); in dml2_core_utils_expand_implict_subvp()
498 if (display_cfg->stage3.stream_svp_meta[main_plane->stream_index].valid) { in dml2_core_utils_expand_implict_subvp()
H A Ddml2_core_dcn4_calcs.c12298 fams2_global_config->features.bits.enable = display_cfg->stage3.fams2_required; in dml2_core_calcs_get_global_fams2_programming()
12321 …const struct dml2_fams2_meta *stream_fams2_meta = &display_cfg->stage3.stream_fams2_meta[plane_des… in dml2_core_calcs_get_stream_fams2_programming()
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/src/dml2_pmo/
H A Ddml2_pmo_dcn4_fams2.c745 else if (in_out->base_display_config->stage3.stream_svp_meta[i].valid && in pmo_dcn4_fams2_init_for_vmin()
1735 struct dml2_optimization_stage3_state *state = &in_out->base_display_config->stage3; in pmo_dcn4_fams2_init_for_pstate_support()
1745 …in_out->base_display_config->stage3.min_clk_index_for_latency = in_out->base_display_config->stage… in pmo_dcn4_fams2_init_for_pstate_support()
1816 display_config->stage3.stream_svp_meta[stream_index].valid = false; in reset_display_configuration()
1834 …display_config->stage3.pstate_switch_modes[plane_index] = dml2_uclk_pstate_support_method_not_supp… in reset_display_configuration()
1851 display_config->stage3.pstate_switch_modes[plane_index] = dml2_uclk_pstate_support_method_fw_drr; in setup_planes_for_drr_by_mask()
1869 …display_config->stage3.pstate_switch_modes[plane_index] = dml2_uclk_pstate_support_method_fw_subvp… in setup_planes_for_svp_by_mask()
1874 memcpy(&display_config->stage3.stream_svp_meta[stream_index], in setup_planes_for_svp_by_mask()
1892 …display_config->stage3.pstate_switch_modes[plane_index] = dml2_uclk_pstate_support_method_fw_subvp… in setup_planes_for_svp_drr_by_mask()
1897 memcpy(&display_config->stage3.stream_svp_meta[stream_index], in setup_planes_for_svp_drr_by_mask()
[all …]
H A Ddml2_pmo_dcn3.c311 else if (in_out->base_display_config->stage3.stream_svp_meta[i].valid && in pmo_dcn3_init_for_vmin()
523 struct dml2_optimization_stage3_state *state = &in_out->base_display_config->stage3; in pmo_dcn3_init_for_pstate_support()
692 …in_out->optimized_display_config->stage3.min_clk_index_for_latency = pmo->scratch.pmo_dcn3.cur_lat… in pmo_dcn3_optimize_for_pstate_support()
/linux/kernel/trace/
H A Dtrace_probe_tmpl.h150 stage3: in process_fetch_insn_bottom()
216 goto stage3; in process_fetch_insn_bottom()
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/src/dml2_top/
H A Ddml2_top_optimization.c176 if (l->next_candidate_display_cfg.stage3.performed) in dml2_top_optimization_perform_optimization_phase()
177 …l->mode_support_params.min_clk_index = l->next_candidate_display_cfg.stage3.min_clk_index_for_late… in dml2_top_optimization_perform_optimization_phase()
H A Ddml_top.c252 l->base_display_config_with_meta.stage3.success = true; in dml2_build_mode_programming()
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/src/dml2_dpmm/
H A Ddml2_dpmm_dcn4.c29 if (in_out->display_cfg->stage3.success) in get_minimum_clocks_for_latency()
30 min_clock_index_for_latency = in_out->display_cfg->stage3.min_clk_index_for_latency; in get_minimum_clocks_for_latency()
656 if (in_out->display_cfg->stage3.success) in dpmm_dcn4_map_mode_to_soc_dpm()
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/src/inc/
H A Ddml2_internal_shared_types.h350 struct dml2_optimization_stage3_state stage3; member