Searched refs:regSDMA0_RLC_CGCG_CTRL (Results 1 – 6 of 6) sorted by relevance
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v12_0.c | 3969 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL); in gfx_v12_0_update_coarse_grain_clock_gating() 3971 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data); in gfx_v12_0_update_coarse_grain_clock_gating() 4003 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL); in gfx_v12_0_update_coarse_grain_clock_gating() 4005 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data); in gfx_v12_0_update_coarse_grain_clock_gating()
|
H A D | gfx_v11_0.c | 5305 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL); in gfx_v11_0_update_coarse_grain_clock_gating() 5307 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data); in gfx_v11_0_update_coarse_grain_clock_gating() 5339 data = RREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL); in gfx_v11_0_update_coarse_grain_clock_gating() 5341 WREG32_SOC15(GC, 0, regSDMA0_RLC_CGCG_CTRL, data); in gfx_v11_0_update_coarse_grain_clock_gating()
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_11_5_0_offset.h | 152 #define regSDMA0_RLC_CGCG_CTRL … macro
|
H A D | gc_12_0_0_offset.h | 140 #define regSDMA0_RLC_CGCG_CTRL … macro
|
H A D | gc_11_0_3_offset.h | 150 #define regSDMA0_RLC_CGCG_CTRL … macro
|
H A D | gc_11_0_0_offset.h | 150 #define regSDMA0_RLC_CGCG_CTRL … macro
|