Home
last modified time | relevance | path

Searched refs:regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX (Results 1 – 9 of 9) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_3_2_0_offset.h8224 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_1_5_offset.h8835 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_5_1_offset.h6856 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_5_0_offset.h6877 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_1_4_offset.h8129 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_1_2_offset.h9076 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_2_1_offset.h8223 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_3_1_6_offset.h9300 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro
H A Ddcn_4_1_0_offset.h8880 #define regOTG1_OTG_VERTICAL_INTERRUPT2_CONTROL_BASE_IDX macro