Searched refs:regCP_MQD_CONTROL (Results 1 – 11 of 11) sorted by relevance
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | mes_v11_0.c | 1210 data = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL); in mes_v11_0_queue_init_register() 1212 WREG32_SOC15(GC, 0, regCP_MQD_CONTROL, 0); in mes_v11_0_queue_init_register()
|
H A D | mes_v12_0.c | 1298 data = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL); in mes_v12_0_queue_init_register() 1300 WREG32_SOC15(GC, 0, regCP_MQD_CONTROL, 0); in mes_v12_0_queue_init_register()
|
H A D | gfx_v9_4_3.c | 1882 tmp = RREG32_SOC15(GC, GET_INST(GC, xcc_id), regCP_MQD_CONTROL); in gfx_v9_4_3_xcc_mqd_init() 1994 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regCP_MQD_CONTROL, in gfx_v9_4_3_xcc_kiq_init_register()
|
H A D | gfx_v12_0.c | 3086 tmp = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL); in gfx_v12_0_compute_mqd_init() 3211 WREG32_SOC15(GC, 0, regCP_MQD_CONTROL, in gfx_v12_0_kiq_init_register()
|
H A D | gfx_v11_0.c | 4163 tmp = RREG32_SOC15(GC, 0, regCP_MQD_CONTROL); in gfx_v11_0_compute_mqd_init() 4289 WREG32_SOC15(GC, 0, regCP_MQD_CONTROL, in gfx_v11_0_kiq_init_register()
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_4_3_offset.h | 3354 #define regCP_MQD_CONTROL … macro
|
H A D | gc_9_4_2_offset.h | 765 #define regCP_MQD_CONTROL … macro
|
H A D | gc_11_5_0_offset.h | 3645 #define regCP_MQD_CONTROL … macro
|
H A D | gc_12_0_0_offset.h | 3912 #define regCP_MQD_CONTROL … macro
|
H A D | gc_11_0_3_offset.h | 4896 #define regCP_MQD_CONTROL … macro
|
H A D | gc_11_0_0_offset.h | 4672 #define regCP_MQD_CONTROL … macro
|