Searched refs:regCP_MEC_DC_OP_CNTL (Results 1 – 6 of 6) sorted by relevance
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v11_0.c | 2779 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v11_0_config_mec_cache_rs64() 2781 WREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL, tmp); in gfx_v11_0_config_mec_cache_rs64() 2785 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v11_0_config_mec_cache_rs64() 3872 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v11_0_cp_compute_load_microcode_rs64() 3874 WREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL, tmp); in gfx_v11_0_cp_compute_load_microcode_rs64() 3878 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v11_0_cp_compute_load_microcode_rs64()
|
H A D | gfx_v12_0.c | 2784 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v12_0_cp_compute_load_microcode_rs64() 2786 WREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL, tmp); in gfx_v12_0_cp_compute_load_microcode_rs64() 2790 tmp = RREG32_SOC15(GC, 0, regCP_MEC_DC_OP_CNTL); in gfx_v12_0_cp_compute_load_microcode_rs64()
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_11_5_0_offset.h | 6551 #define regCP_MEC_DC_OP_CNTL … macro
|
H A D | gc_12_0_0_offset.h | 4968 #define regCP_MEC_DC_OP_CNTL … macro
|
H A D | gc_11_0_3_offset.h | 8082 #define regCP_MEC_DC_OP_CNTL … macro
|
H A D | gc_11_0_0_offset.h | 7778 #define regCP_MEC_DC_OP_CNTL … macro
|