Searched refs:regCP_ME1_PIPE3_INT_CNTL (Results 1 – 7 of 7) sorted by relevance
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | gfx_v9_4_3.c | 3113 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, GET_INST(GC, xcc_id), regCP_ME1_PIPE3_INT_CNTL); in gfx_v9_4_3_xcc_set_compute_eop_interrupt_state() 3161 return SOC15_REG_OFFSET(GC, GET_INST(GC, xcc_id), regCP_ME1_PIPE3_INT_CNTL); in gfx_v9_4_3_get_cpc_int_cntl()
|
H A D | gfx_v11_0.c | 2080 return SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE3_INT_CNTL); in gfx_v11_0_get_cpc_int_cntl() 6235 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, regCP_ME1_PIPE3_INT_CNTL); in gfx_v11_0_set_compute_eop_interrupt_state()
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_9_4_3_offset.h | 2946 #define regCP_ME1_PIPE3_INT_CNTL … macro
|
H A D | gc_9_4_2_offset.h | 485 #define regCP_ME1_PIPE3_INT_CNTL … macro
|
H A D | gc_11_5_0_offset.h | 3211 #define regCP_ME1_PIPE3_INT_CNTL … macro
|
H A D | gc_11_0_3_offset.h | 4458 #define regCP_ME1_PIPE3_INT_CNTL … macro
|
H A D | gc_11_0_0_offset.h | 4238 #define regCP_ME1_PIPE3_INT_CNTL … macro
|