Home
last modified time | relevance | path

Searched refs:regCP_HQD_PQ_BASE (Results 1 – 9 of 9) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dmes_v11_0.c1247 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo); in mes_v11_0_queue_init_register()
H A Dmes_v12_0.c1411 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo); in mes_v12_0_queue_init_register()
H A Dgfx_v12_0.c162 SOC15_REG_ENTRY_STR(GC, 0, regCP_HQD_PQ_BASE),
3299 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE, in gfx_v12_0_kiq_init_register()
H A Dgfx_v11_0.c207 SOC15_REG_ENTRY_STR(GC, 0, regCP_HQD_PQ_BASE),
4422 WREG32_SOC15(GC, 0, regCP_HQD_PQ_BASE, in gfx_v11_0_kiq_init_register()
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_3_offset.h3298 #define regCP_HQD_PQ_BASE macro
H A Dgc_9_4_2_offset.h709 #define regCP_HQD_PQ_BASE macro
H A Dgc_12_0_0_offset.h3858 #define regCP_HQD_PQ_BASE macro
H A Dgc_11_0_3_offset.h4840 #define regCP_HQD_PQ_BASE macro
H A Dgc_11_0_0_offset.h4616 #define regCP_HQD_PQ_BASE macro