Home
last modified time | relevance | path

Searched refs:regCP_HQD_HQ_SCHEDULER1_BASE_IDX (Results 1 – 6 of 6) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_3_offset.h3353 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro
H A Dgc_9_4_2_offset.h764 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro
H A Dgc_11_5_0_offset.h3644 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro
H A Dgc_12_0_0_offset.h3911 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro
H A Dgc_11_0_3_offset.h4895 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro
H A Dgc_11_0_0_offset.h4671 #define regCP_HQD_HQ_SCHEDULER1_BASE_IDX macro