Searched refs:mso (Results 1 – 4 of 4) sorted by relevance
168 u32 mso = tpm2_handle_mso(handle); in tpm2_read_public() local173 if (mso != TPM2_MSO_PERSISTENT && mso != TPM2_MSO_VOLATILE && in tpm2_read_public()174 mso != TPM2_MSO_NVRAM) { in tpm2_read_public()252 enum tpm2_mso_type mso = tpm2_handle_mso(handle); in tpm_buf_append_name() local280 if (mso == TPM2_MSO_PERSISTENT || in tpm_buf_append_name()281 mso == TPM2_MSO_VOLATILE || in tpm_buf_append_name()282 mso == TPM2_MSO_NVRAM) { in tpm_buf_append_name()693 enum tpm2_mso_type mso = tpm2_handle_mso(auth->name_h[i]); in tpm_buf_fill_hmac_session() local695 if (mso == TPM2_MSO_PERSISTENT || in tpm_buf_fill_hmac_session()696 mso == TPM2_MSO_VOLATILE || in tpm_buf_fill_hmac_session()[all …]
4472 u8 mso; in intel_edp_mso_init() local4477 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_EDP_MSO_LINK_CAPABILITIES, &mso) != 1) { in intel_edp_mso_init()4483 mso &= DP_EDP_MSO_NUMBER_OF_LINKS_MASK; in intel_edp_mso_init()4484 if (mso % 2 || mso > drm_dp_max_lane_count(intel_dp->dpcd)) { in intel_edp_mso_init()4485 drm_err(display->drm, "Invalid MSO link count cap %u\n", mso); in intel_edp_mso_init()4486 mso = 0; in intel_edp_mso_init()4489 if (mso) { in intel_edp_mso_init()4492 mso, drm_dp_max_lane_count(intel_dp->dpcd) / mso, in intel_edp_mso_init()4497 mso = 0; in intel_edp_mso_init()4501 intel_dp->mso_link_count = mso; in intel_edp_mso_init()[all …]
6554 switch (FIELD_GET(DISPLAYID_VESA_MSO_MODE, vesa->mso)) { in drm_parse_vesa_mso_data()6575 info->mso_pixel_overlap = FIELD_GET(DISPLAYID_VESA_MSO_OVERLAP, vesa->mso); in drm_parse_vesa_mso_data()
3720 vcpu->arch.sie_block->mso = 0; in kvm_arch_vcpu_create()