Home
last modified time | relevance | path

Searched refs:mmUVD_RB_BASE_LO2 (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_6_0_d.h39 #define mmUVD_RB_BASE_LO2 0x3c21 macro
H A Duvd_7_0_offset.h84 #define mmUVD_RB_BASE_LO2 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_offset.h206 #define mmUVD_RB_BASE_LO2 macro
H A Dvcn_2_5_offset.h561 #define mmUVD_RB_BASE_LO2 macro
H A Dvcn_2_0_0_offset.h918 #define mmUVD_RB_BASE_LO2 macro
H A Dvcn_3_0_0_offset.h891 #define mmUVD_RB_BASE_LO2 macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v1_0.c59 SOC15_REG_ENTRY_STR(VCN, 0, mmUVD_RB_BASE_LO2),
995 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v1_0_start_spg_mode()
1295 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v1_0_pause_dpg_mode()
H A Dvcn_v2_0.c67 SOC15_REG_ENTRY_STR(VCN, 0, mmUVD_RB_BASE_LO2),
1137 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v2_0_start()
1290 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v2_0_pause_dpg_mode()
H A Dvcn_v2_5.c70 SOC15_REG_ENTRY_STR(VCN, 0, mmUVD_RB_BASE_LO2),
1195 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v2_5_start()
1547 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v2_5_pause_dpg_mode()
H A Dvcn_v3_0.c74 SOC15_REG_ENTRY_STR(VCN, 0, mmUVD_RB_BASE_LO2),
1318 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v3_0_start()
1696 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_LO2, ring->gpu_addr); in vcn_v3_0_pause_dpg_mode()
H A Duvd_v6_0.c876 WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr); in uvd_v6_0_start()
H A Duvd_v7_0.c1125 WREG32_SOC15(UVD, k, mmUVD_RB_BASE_LO2, ring->gpu_addr); in uvd_v7_0_start()