Home
last modified time | relevance | path

Searched refs:mmSDMA0_PHASE0_QUANTUM (Results 1 – 15 of 15) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/sdma0/
H A Dsdma0_4_1_offset.h100 #define mmSDMA0_PHASE0_QUANTUM macro
H A Dsdma0_4_0_offset.h102 #define mmSDMA0_PHASE0_QUANTUM 0x002c macro
H A Dsdma0_4_2_2_offset.h102 #define mmSDMA0_PHASE0_QUANTUM macro
H A Dsdma0_4_2_offset.h102 #define mmSDMA0_PHASE0_QUANTUM macro
/linux/drivers/gpu/drm/amd/include/asic_reg/oss/
H A Doss_2_4_d.h176 #define mmSDMA0_PHASE0_QUANTUM 0x3414 macro
H A Doss_3_0_1_d.h174 #define mmSDMA0_PHASE0_QUANTUM 0x3414 macro
H A Doss_2_0_d.h239 #define mmSDMA0_PHASE0_QUANTUM 0x3414 macro
H A Doss_3_0_d.h311 #define mmSDMA0_PHASE0_QUANTUM 0x3414 macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dcik_sdma.c377 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i], in cik_ctx_switch_enable()
H A Dsdma_v3_0.c586 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i], in sdma_v3_0_ctx_switch_enable()
H A Dsdma_v5_2.c479 WREG32_SOC15_IP(GC, sdma_v5_2_get_reg_offset(adev, i, mmSDMA0_PHASE0_QUANTUM), in sdma_v5_2_ctx_switch_enable()
H A Dsdma_v5_0.c666 WREG32_SOC15_IP(GC, sdma_v5_0_get_reg_offset(adev, i, mmSDMA0_PHASE0_QUANTUM), in sdma_v5_0_ctx_switch_enable()
H A Dsdma_v4_0.c1015 WREG32_SDMA(i, mmSDMA0_PHASE0_QUANTUM, phase_quantum); in sdma_v4_0_ctx_switch_enable()
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_10_1_0_offset.h77 #define mmSDMA0_PHASE0_QUANTUM macro
H A Dgc_10_3_0_offset.h84 #define mmSDMA0_PHASE0_QUANTUM macro