Home
last modified time | relevance | path

Searched refs:mmCP_ME1_PIPE2_INT_CNTL (Results 1 – 13 of 13) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_7_0_d.h267 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_7_2_d.h269 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_8_1_d.h300 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
H A Dgfx_8_0_d.h300 #define mmCP_ME1_PIPE2_INT_CNTL 0x3087 macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v9_0.c5977 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL); in gfx_v9_0_set_compute_eop_interrupt_state()
6026 return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL); in gfx_v9_0_get_cpc_int_cntl()
H A Dgfx_v7_0.c4664 mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL; in gfx_v7_0_set_compute_eop_interrupt_state()
H A Dgfx_v10_0.c5256 return SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL); in gfx_v10_0_get_cpc_int_cntl()
9020 mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL); in gfx_v10_0_set_compute_eop_interrupt_state()
H A Dgfx_v8_0.c6453 mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL; in gfx_v8_0_set_compute_eop_interrupt_state()
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h2505 #define mmCP_ME1_PIPE2_INT_CNTL macro
H A Dgc_9_1_offset.h2779 #define mmCP_ME1_PIPE2_INT_CNTL macro
H A Dgc_9_2_1_offset.h2715 #define mmCP_ME1_PIPE2_INT_CNTL macro
H A Dgc_10_1_0_offset.h4845 #define mmCP_ME1_PIPE2_INT_CNTL macro
H A Dgc_10_3_0_offset.h4504 #define mmCP_ME1_PIPE2_INT_CNTL macro