Home
last modified time | relevance | path

Searched refs:mmCP_HQD_IB_BASE_ADDR (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_7_0_d.h585 #define mmCP_HQD_IB_BASE_ADDR 0x3257 macro
H A Dgfx_7_2_d.h598 #define mmCP_HQD_IB_BASE_ADDR 0x3257 macro
H A Dgfx_8_1_d.h648 #define mmCP_HQD_IB_BASE_ADDR 0x3257 macro
H A Dgfx_8_0_d.h648 #define mmCP_HQD_IB_BASE_ADDR 0x3257 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h2853 #define mmCP_HQD_IB_BASE_ADDR macro
H A Dgc_9_1_offset.h3081 #define mmCP_HQD_IB_BASE_ADDR macro
H A Dgc_9_2_1_offset.h3037 #define mmCP_HQD_IB_BASE_ADDR macro
H A Dgc_10_1_0_offset.h5337 #define mmCP_HQD_IB_BASE_ADDR macro
H A Dgc_10_3_0_offset.h4970 #define mmCP_HQD_IB_BASE_ADDR macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v7_0.c2920 mqd->cp_hqd_ib_base_addr_lo = RREG32(mmCP_HQD_IB_BASE_ADDR); in gfx_v7_0_mqd_init()
H A Dgfx_v9_0.c256 SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_BASE_ADDR),
H A Dgfx_v10_0.c399 SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_IB_BASE_ADDR),