Home
last modified time | relevance | path

Searched refs:mmCP_HQD_CNTL_STACK_OFFSET (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_8_1_d.h679 #define mmCP_HQD_CNTL_STACK_OFFSET 0x3273 macro
H A Dgfx_8_0_d.h679 #define mmCP_HQD_CNTL_STACK_OFFSET 0x3273 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_offset.h2915 #define mmCP_HQD_CNTL_STACK_OFFSET macro
H A Dgc_9_1_offset.h3143 #define mmCP_HQD_CNTL_STACK_OFFSET macro
H A Dgc_9_2_1_offset.h3099 #define mmCP_HQD_CNTL_STACK_OFFSET macro
H A Dgc_10_1_0_offset.h5399 #define mmCP_HQD_CNTL_STACK_OFFSET macro
H A Dgc_10_3_0_offset.h5032 #define mmCP_HQD_CNTL_STACK_OFFSET macro
/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v8_0.c4532 mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET); in gfx_v8_0_mqd_init()
H A Dgfx_v9_0.c270 SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CNTL_STACK_OFFSET),
H A Dgfx_v10_0.c412 SOC15_REG_ENTRY_STR(GC, 0, mmCP_HQD_CNTL_STACK_OFFSET),