Home
last modified time | relevance | path

Searched refs:min_pll_rate (Results 1 – 6 of 6) sorted by relevance

/linux/drivers/gpu/drm/msm/dsi/phy/
H A Ddsi_phy_7nm.c543 if (rate < pll_7nm->phy->cfg->min_pll_rate) in dsi_pll_7nm_clk_round_rate()
544 return pll_7nm->phy->cfg->min_pll_rate; in dsi_pll_7nm_clk_round_rate()
1173 .min_pll_rate = 600000000UL,
1193 .min_pll_rate = 600000000UL,
1216 .min_pll_rate = 1000000000UL,
1234 .min_pll_rate = 600000000UL,
1257 .min_pll_rate = 600000000UL,
1280 .min_pll_rate = 600000000UL,
1303 .min_pll_rate = 600000000UL,
1326 .min_pll_rate = 600000000UL,
H A Ddsi_phy_14nm.c546 dsi_pll_14nm_vco_set_rate(hw, pll_14nm->phy->cfg->min_pll_rate, VCO_REF_CLK_RATE); in dsi_pll_14nm_vco_prepare()
585 if (rate < pll_14nm->phy->cfg->min_pll_rate) in dsi_pll_14nm_clk_round_rate()
586 return pll_14nm->phy->cfg->min_pll_rate; in dsi_pll_14nm_clk_round_rate()
1050 .min_pll_rate = VCO_MIN_RATE,
1067 .min_pll_rate = VCO_MIN_RATE,
1084 .min_pll_rate = VCO_MIN_RATE,
1099 .min_pll_rate = VCO_MIN_RATE,
1116 .min_pll_rate = VCO_MIN_RATE,
H A Ddsi_phy_28nm.c540 if (rate < pll_28nm->phy->cfg->min_pll_rate) in dsi_pll_28nm_clk_round_rate()
541 return pll_28nm->phy->cfg->min_pll_rate; in dsi_pll_28nm_clk_round_rate()
881 .min_pll_rate = VCO_MIN_RATE,
898 .min_pll_rate = VCO_MIN_RATE,
915 .min_pll_rate = VCO_MIN_RATE,
933 .min_pll_rate = VCO_MIN_RATE,
951 .min_pll_rate = VCO_MIN_RATE,
H A Ddsi_phy_28nm_8960.c238 if (rate < pll_28nm->phy->cfg->min_pll_rate) in dsi_pll_28nm_clk_round_rate()
239 return pll_28nm->phy->cfg->min_pll_rate; in dsi_pll_28nm_clk_round_rate()
643 .min_pll_rate = VCO_MIN_RATE,
H A Ddsi_phy.h31 unsigned long min_pll_rate; member
H A Ddsi_phy_10nm.c451 if (rate < pll_10nm->phy->cfg->min_pll_rate) in dsi_pll_10nm_clk_round_rate()
452 return pll_10nm->phy->cfg->min_pll_rate; in dsi_pll_10nm_clk_round_rate()
1007 .min_pll_rate = 1000000000UL,
1025 .min_pll_rate = 1000000000UL,