Home
last modified time | relevance | path

Searched refs:i915_ggtt_offset (Results 1 – 25 of 34) sorted by relevance

12

/linux/drivers/gpu/drm/i915/gem/selftests/
H A Di915_gem_coherency.c224 *cs++ = lower_32_bits(i915_ggtt_offset(vma) + offset); in gpu_set()
225 *cs++ = upper_32_bits(i915_ggtt_offset(vma) + offset); in gpu_set()
230 *cs++ = i915_ggtt_offset(vma) + offset; in gpu_set()
234 *cs++ = i915_ggtt_offset(vma) + offset; in gpu_set()
/linux/drivers/gpu/drm/i915/selftests/
H A Di915_perf.c245 i915_ggtt_offset(stream->noa_wait), 0, in live_noa_delay()
352 i915_ggtt_offset(stream->noa_wait), 0, in live_noa_gpr()
378 *cs++ = i915_ggtt_offset(rq->engine->status_page.vma) + in live_noa_gpr()
/linux/drivers/gpu/drm/xe/compat-i915-headers/
H A Di915_vma.h30 static inline u32 i915_ggtt_offset(const struct i915_vma *vma) in i915_ggtt_offset() function
/linux/drivers/gpu/drm/i915/gt/
H A Dselftest_lrc.c81 i915_ggtt_offset(ce->engine->status_page.vma) + in emit_semaphore_signal()
445 *cs++ = i915_ggtt_offset(scratch) + RING_START_IDX * sizeof(u32); in __live_lrc_state()
448 expected[RING_START_IDX] = i915_ggtt_offset(ce->ring->vma); in __live_lrc_state()
452 *cs++ = i915_ggtt_offset(scratch) + RING_TAIL_IDX * sizeof(u32); in __live_lrc_state()
567 i915_ggtt_offset(ce->engine->status_page.vma) + in __gpr_read()
598 *cs++ = i915_ggtt_offset(scratch) + n * sizeof(u32); in __gpr_read()
740 i915_ggtt_offset(ce->engine->status_page.vma) + in create_timestamp()
1108 *cs++ = i915_ggtt_offset(ce->engine->status_page.vma) + in record_registers()
1241 *cs++ = i915_ggtt_offset(ce->engine->status_page.vma) + in poison_registers()
1589 *cs++ = i915_ggtt_offset(ce->state) + in emit_wabb_ctx_canary()
H A Dintel_timeline.c209 i915_ggtt_offset(tl->hwsp_ggtt) + in intel_timeline_pin()
317 tl->hwsp_offset = i915_ggtt_offset(tl->hwsp_ggtt) + next_ofs; in __intel_timeline_get_seqno()
354 *hwsp = i915_ggtt_offset(tl->hwsp_ggtt) + in intel_timeline_read_hwsp()
H A Dintel_context_sseu.c27 offset = i915_ggtt_offset(ce->state) + in gen8_emit_rpcs_config()
H A Dselftest_mocs.c235 offset = i915_ggtt_offset(vma); in check_mocs_engine()
240 offset -= i915_ggtt_offset(vma); in check_mocs_engine()
H A Dintel_ring_submission.c140 set_hwsp(engine, i915_ggtt_offset(engine->status_page.vma)); in ring_setup_status_page()
225 ENGINE_WRITE_FW(engine, RING_START, i915_ggtt_offset(ring->vma)); in xcs_resume()
299 i915_ggtt_offset(ring->vma)); in xcs_resume()
789 *cs++ = i915_ggtt_offset(engine->kernel_context->state) | in mi_set_context()
796 *cs++ = i915_ggtt_offset(ce->state) | flags; in mi_set_context()
H A Dselftest_timeline.c854 w->addr = i915_ggtt_offset(vma); in setup_watcher()
889 w->addr = i915_ggtt_offset(w->vma); in create_watcher()
903 GEM_BUG_ON(w->addr - i915_ggtt_offset(w->vma) > w->vma->size); in check_watcher()
916 end = (w->addr - i915_ggtt_offset(w->vma)) / sizeof(*w->map); in check_watcher()
H A Dintel_renderstate.c89 so->batch_offset = i915_ggtt_offset(so->vma); in render_state_setup()
H A Dintel_gt.h158 return i915_ggtt_offset(gt->scratch) + field; in intel_gt_scratch_offset()
H A Dgen8_engine_cs.c418 return (i915_ggtt_offset(engine->status_page.vma) + in preempt_address()
748 return i915_ggtt_offset(rq->context->state) + in hold_switchout_semaphore_offset()
H A Dselftest_engine_pm.c78 u32 offset = i915_ggtt_offset(engine->status_page.vma); in __measure_timestamps()
H A Dintel_context.c279 i915_ggtt_offset(ce->ring->vma), in __intel_context_do_pin_ww()
/linux/drivers/gpu/drm/i915/display/
H A Dintel_dsb_buffer.c15 return i915_ggtt_offset(dsb_buf->vma); in intel_dsb_buffer_ggtt_offset()
H A Dintel_overlay.c854 iowrite32(i915_ggtt_offset(vma) + params->offset_Y, &regs->OBUF_0Y); in intel_overlay_do_put_image()
871 iowrite32(i915_ggtt_offset(vma) + params->offset_U, in intel_overlay_do_put_image()
873 iowrite32(i915_ggtt_offset(vma) + params->offset_V, in intel_overlay_do_put_image()
1379 overlay->flip_addr = i915_ggtt_offset(vma); in get_registers()
H A Dintel_plane_initial.c264 i915_ggtt_offset(vma), plane_config->base); in initial_plane_vma()
/linux/drivers/gpu/drm/i915/
H A Di915_perf.c544 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in oa_buffer_check_unlocked()
732 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in gen8_append_oa_reports()
1042 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in gen7_append_oa_reports()
1381 i915_ggtt_offset(scratch)); in gen12_guc_sw_ctx_id()
1553 stream->specific_ctx_id = i915_ggtt_offset(ce->state); in oa_get_render_ctx_id()
1699 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in gen7_init_oa_buffer()
1744 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in gen8_init_oa_buffer()
1797 u32 gtt_offset = i915_ggtt_offset(stream->oa_buffer.vma); in gen12_init_oa_buffer()
1925 *cs++ = i915_ggtt_offset(stream->noa_wait) + offset + 4 * d; in save_restore_register()
2073 *cs++ = i915_ggtt_offset(vm in alloc_noa_wait()
[all...]
H A Di915_vma.h173 static inline u32 i915_ggtt_offset(const struct i915_vma *vma) in i915_ggtt_offset() function
/linux/drivers/gpu/drm/i915/gt/uc/
H A Dintel_gsc_fw.c265 u32 offset = i915_ggtt_offset(gsc->local); in emit_gsc_fw_load()
406 offset = i915_ggtt_offset(vma); in gsc_fw_query_compatibility_version()
H A Dintel_huc_fw.c42 pkt_offset = i915_ggtt_offset(huc->heci_pkt); in intel_huc_fw_auth_via_gsccs()
H A Dintel_guc.h419 u32 offset = i915_ggtt_offset(vma); in intel_guc_ggtt_offset()
H A Dintel_gsc_proxy.c127 u64 addr_in = i915_ggtt_offset(gsc->proxy.vma); in proxy_send_to_gsc()
H A Dintel_guc_submission.c2834 desc->process_desc = i915_ggtt_offset(ce->state) + in prepare_context_registration_info_v69()
2836 desc->wq_addr = i915_ggtt_offset(ce->state) + in prepare_context_registration_info_v69()
2907 wq_desc_offset = (u64)i915_ggtt_offset(ce->state) + in prepare_context_registration_info_v70()
2909 wq_base_offset = (u64)i915_ggtt_offset(ce->state) + in prepare_context_registration_info_v70()
3008 if (i915_ggtt_offset(ce->state) != in __guc_context_pin()
4404 i915_ggtt_offset(engine->status_page.vma)); in setup_hwsp()
5611 return i915_ggtt_offset(ce->state) + in get_children_go_addr()
5621 return i915_ggtt_offset(ce->state) + in get_children_join_addr()
/linux/drivers/gpu/drm/i915/gem/
H A Di915_gem_tiling.c175 if (!IS_ALIGNED(i915_ggtt_offset(vma), alignment)) in i915_vma_fence_prepare()

12