Searched refs:hifsys (Results 1 – 7 of 7) sorted by relevance
/linux/Documentation/devicetree/bindings/pci/ |
H A D | mediatek-pcie.txt | 76 hifsys: syscon@1a000000 { 77 compatible = "mediatek,mt7623-hifsys", 78 "mediatek,mt2701-hifsys", 101 <&hifsys CLK_HIFSYS_PCIE0>, 102 <&hifsys CLK_HIFSYS_PCIE1>, 103 <&hifsys CLK_HIFSYS_PCIE2>; 105 resets = <&hifsys MT2701_HIFSYS_PCIE0_RST>, 106 <&hifsys MT2701_HIFSYS_PCIE1_RST>, 107 <&hifsys MT2701_HIFSYS_PCIE2_RST>;
|
/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt7623.dtsi | 745 hifsys: syscon@1a000000 { label 746 compatible = "mediatek,mt7623-hifsys", 747 "mediatek,mt2701-hifsys", 770 <&hifsys CLK_HIFSYS_PCIE0>, 771 <&hifsys CLK_HIFSYS_PCIE1>, 772 <&hifsys CLK_HIFSYS_PCIE2>; 774 resets = <&hifsys MT2701_HIFSYS_PCIE0_RST>, 775 <&hifsys MT2701_HIFSYS_PCIE1_RST>, 776 <&hifsys MT2701_HIFSYS_PCIE2_RST>; 865 clocks = <&hifsys CLK_HIFSYS_USB0PHY>, [all …]
|
H A D | mt2701.dtsi | 599 hifsys: syscon@1a000000 { label 600 compatible = "mediatek,mt2701-hifsys", "syscon"; 612 clocks = <&hifsys CLK_HIFSYS_USB0PHY>, 652 clocks = <&hifsys CLK_HIFSYS_USB1PHY>,
|
/linux/drivers/net/ethernet/mediatek/ |
H A D | mtk_wed.h | 38 struct regmap *hifsys; member
|
H A D | mtk_wed.c | 1145 if (of_dma_is_coherent(wlan_node) && hw->hifsys) in __mtk_wed_detach() 1146 regmap_update_bits(hw->hifsys, HIFSYS_DMA_AG_MAP, in __mtk_wed_detach() 2440 regmap_update_bits(hw->hifsys, HIFSYS_DMA_AG_MAP, in mtk_wed_attach() 2838 hw->hifsys = syscon_regmap_lookup_by_phandle(eth_np, in mtk_wed_add_hw() 2840 if (IS_ERR(hw->mirror) || IS_ERR(hw->hifsys)) { in mtk_wed_add_hw()
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt7622.dtsi | 919 hifsys: clock-controller@1af00000 { label 920 compatible = "mediatek,mt7622-hifsys"; 991 mediatek,hifsys = <&hifsys>;
|
/linux/drivers/clk/mediatek/ |
H A D | Kconfig | 48 bool "Clock driver for MediaTek MT2701 hifsys" 51 This driver supports MediaTek MT2701 hifsys clocks.
|