Home
last modified time | relevance | path

Searched refs:flush_mask (Results 1 – 11 of 11) sorted by relevance

/linux/drivers/gpu/drm/msm/disp/mdp5/
H A Dmdp5_ctl.c38 u32 flush_mask; member
473 u32 flush_mask) in fix_sw_flush() argument
478 (!(ctl_mgr->flush_hw_mask & bit) && (flush_mask & bit)) in fix_sw_flush()
487 static void fix_for_single_flush(struct mdp5_ctl *ctl, u32 *flush_mask, in fix_for_single_flush() argument
493 DBG("CTL %d FLUSH pending mask %x", ctl->id, *flush_mask); in fix_for_single_flush()
495 ctl_mgr->single_flush_pending_mask |= (*flush_mask); in fix_for_single_flush()
496 *flush_mask = 0; in fix_for_single_flush()
500 *flush_mask = ctl_mgr->single_flush_pending_mask; in fix_for_single_flush()
506 DBG("Single FLUSH mask %x,ID %d", *flush_mask, in fix_for_single_flush()
537 u32 flush_mask, bool start) in mdp5_ctl_commit() argument
[all …]
H A Dmdp5_crtc.c91 static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask) in crtc_flush() argument
100 DBG("%s: flush=%08x", crtc->name, flush_mask); in crtc_flush()
102 return mdp5_ctl_commit(ctl, pipeline, flush_mask, start); in crtc_flush()
115 uint32_t flush_mask = 0; in crtc_flush_all() local
124 flush_mask |= mdp5_plane_get_flush(plane); in crtc_flush_all()
128 flush_mask |= mdp_ctl_flush_mask_lm(mixer->lm); in crtc_flush_all()
132 flush_mask |= mdp_ctl_flush_mask_lm(r_mixer->lm); in crtc_flush_all()
134 return crtc_flush(crtc, flush_mask); in crtc_flush_all()
961 uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0); in mdp5_crtc_cursor_set() local
1024 crtc_flush(crtc, flush_mask); in mdp5_crtc_cursor_set()
[all …]
H A Dmdp5_mixer.h20 uint32_t flush_mask; /* used to commit LM registers */ member
H A Dmdp5_pipe.h23 uint32_t flush_mask; /* used to commit pipe registers */ member
H A Dmdp5_ctl.h72 u32 flush_mask, bool start);
H A Dmdp5_mixer.c161 mixer->flush_mask = mdp_ctl_flush_mask_lm(lm->id); in mdp5_mixer_init()
H A Dmdp5_pipe.c168 hwpipe->flush_mask = mdp_ctl_flush_mask_pipe(pipe); in mdp5_pipe_init()
H A Dmdp5_plane.c990 mask = pstate->hwpipe->flush_mask; in mdp5_plane_get_flush()
993 mask |= pstate->r_hwpipe->flush_mask; in mdp5_plane_get_flush()
/linux/drivers/net/wireless/mediatek/mt76/mt7603/
H A Dmac.c183 u32 flush_mask; in mt7603_filter_tx() local
199 flush_mask = MT_WF_ARB_TX_FLUSH_AC0 | in mt7603_filter_tx()
203 flush_mask <<= mac_idx; in mt7603_filter_tx()
205 mt76_wr(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask); in mt7603_filter_tx()
206 mt76_poll(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask, 0, 20000); in mt7603_filter_tx()
207 mt76_wr(dev, MT_WF_ARB_TX_START_0, flush_mask); in mt7603_filter_tx()
/linux/drivers/infiniband/hw/irdma/
H A Dhw.c2717 void irdma_flush_wqes(struct irdma_qp *iwqp, u32 flush_mask) in irdma_flush_wqes() argument
2723 if (!(flush_mask & IRDMA_FLUSH_SQ) && !(flush_mask & IRDMA_FLUSH_RQ)) in irdma_flush_wqes()
2727 info.sq = flush_mask & IRDMA_FLUSH_SQ; in irdma_flush_wqes()
2728 info.rq = flush_mask & IRDMA_FLUSH_RQ; in irdma_flush_wqes()
2737 if (flush_mask & IRDMA_REFLUSH) { in irdma_flush_wqes()
2757 flush_mask & IRDMA_FLUSH_WAIT); in irdma_flush_wqes()
H A Dmain.h475 void irdma_flush_wqes(struct irdma_qp *iwqp, u32 flush_mask);