Searched refs:clk_state (Results 1 – 5 of 5) sorted by relevance
40 if (sched->clk_state == SLIM_CLK_ACTIVE) { in slim_ctrl_clk_pause()63 if (sched->clk_state == SLIM_CLK_PAUSED && ctrl->wakeup) in slim_ctrl_clk_pause()66 sched->clk_state = SLIM_CLK_ACTIVE; in slim_ctrl_clk_pause()73 if (ctrl->sched.clk_state == SLIM_CLK_PAUSED) { in slim_ctrl_clk_pause()89 sched->clk_state = SLIM_CLK_ENTERING_PAUSE; in slim_ctrl_clk_pause()112 sched->clk_state = SLIM_CLK_ACTIVE; in slim_ctrl_clk_pause()114 sched->clk_state = SLIM_CLK_PAUSED; in slim_ctrl_clk_pause()
490 if (ctrl->sched.clk_state != SLIM_CLK_ACTIVE) { in slim_device_report_present()492 ctrl->sched.clk_state, ret); in slim_device_report_present()
178 enum slim_clk_state clk_state; member
365 enum dm_pp_clocks_state clk_state = DM_PP_CLOCKS_STATE_INVALID; in dce_clock_read_integrated_info() local369 clk_state = DM_PP_CLOCKS_STATE_ULTRA_LOW; in dce_clock_read_integrated_info()373 clk_state = DM_PP_CLOCKS_STATE_LOW; in dce_clock_read_integrated_info()377 clk_state = DM_PP_CLOCKS_STATE_NOMINAL; in dce_clock_read_integrated_info()381 clk_state = DM_PP_CLOCKS_STATE_PERFORMANCE; in dce_clock_read_integrated_info()385 clk_state = DM_PP_CLOCKS_STATE_INVALID; in dce_clock_read_integrated_info()392 clk_mgr_dce->max_clks_by_state[clk_state].display_clk_khz = in dce_clock_read_integrated_info()
39 enum clk_state { enum168 u32 clk_id, enum clk_state state,631 enum clk_state state, in scmi_clock_config_set()722 enum clk_state state, in scmi_clock_config_set_v2()