Home
last modified time | relevance | path

Searched refs:UVD_VCPU_CNTL__BLK_RST_MASK (Results 1 – 14 of 14) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dvcn_v5_0_1.c493 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK | UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v5_0_1_start_dpg_mode()
632 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_1_start()
660 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v5_0_1_start()
661 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_1_start()
664 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_1_start()
800 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v5_0_1_stop()
801 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_1_stop()
H A Dvcn_v5_0_0.c697 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK | UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v5_0_0_start_dpg_mode()
840 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_0_start()
868 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v5_0_0_start()
869 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_0_start()
872 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_0_start()
1007 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v5_0_0_stop()
1008 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v5_0_0_stop()
H A Dvcn_v4_0_5.c895 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK | UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v4_0_5_start_dpg_mode()
1092 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_5_start()
1120 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_5_start()
1121 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_5_start()
1124 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_5_start()
1257 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_5_stop()
1258 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_5_stop()
H A Dvcn_v4_0_3.c823 tmp |= UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v4_0_3_start_dpg_mode()
1212 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_3_start()
1232 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_3_start()
1233 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_3_start()
1237 0, ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_3_start()
1379 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_3_stop()
1380 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_3_stop()
H A Dvcn_v2_5.c889 tmp |= UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v2_5_start_dpg_mode()
1111 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v2_5_start()
1131 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v2_5_start()
1132 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v2_5_start()
1135 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v2_5_start()
1472 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v2_5_stop()
1473 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v2_5_stop()
H A Dvcn_v4_0.c989 tmp |= UVD_VCPU_CNTL__CLK_EN_MASK | UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v4_0_start_dpg_mode()
1189 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_start()
1216 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_start()
1217 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_start()
1220 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_start()
1603 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v4_0_stop()
1604 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v4_0_stop()
H A Dvcn_v3_0.c1009 tmp |= UVD_VCPU_CNTL__BLK_RST_MASK; in vcn_v3_0_start_dpg_mode()
1231 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v3_0_start()
1248 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v3_0_start()
1249 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v3_0_start()
1252 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v3_0_start()
1612 UVD_VCPU_CNTL__BLK_RST_MASK, in vcn_v3_0_stop()
1613 ~UVD_VCPU_CNTL__BLK_RST_MASK); in vcn_v3_0_stop()
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_2_5_sh_mask.h2765 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_2_6_0_sh_mask.h118 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_3_0_0_sh_mask.h3824 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_5_0_0_sh_mask.h3774 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_4_0_5_sh_mask.h3939 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_4_0_0_sh_mask.h4072 #define UVD_VCPU_CNTL__BLK_RST_MASK macro
H A Dvcn_4_0_3_sh_mask.h4111 #define UVD_VCPU_CNTL__BLK_RST_MASK macro