Home
last modified time | relevance | path

Searched refs:UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT (Results 1 – 11 of 11) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_5_0_sh_mask.h776 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT 0xb macro
H A Duvd_6_0_sh_mask.h774 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT 0xb macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h491 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_2_5_sh_mask.h2121 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_2_0_0_sh_mask.h3247 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_2_6_0_sh_mask.h3792 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_3_0_0_sh_mask.h2863 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_5_0_0_sh_mask.h3472 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_4_0_5_sh_mask.h3782 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_4_0_0_sh_mask.h3916 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro
H A Dvcn_4_0_3_sh_mask.h3951 #define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT macro