Home
last modified time | relevance | path

Searched refs:UVD_CGC_STATUS__REGS_VCLK__SHIFT (Results 1 – 14 of 14) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
H A Duvd_3_1_sh_mask.h184 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0xa macro
H A Duvd_4_2_sh_mask.h184 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0xa macro
H A Duvd_4_0_sh_mask.h185 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0x0000000a macro
H A Duvd_5_0_sh_mask.h200 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0xa macro
H A Duvd_6_0_sh_mask.h202 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0xa macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
H A Dvcn_1_0_sh_mask.h856 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_2_5_sh_mask.h1926 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_2_0_0_sh_mask.h1876 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_2_6_0_sh_mask.h3597 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_3_0_0_sh_mask.h2656 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_5_0_0_sh_mask.h3375 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_4_0_5_sh_mask.h3685 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_4_0_0_sh_mask.h3819 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro
H A Dvcn_4_0_3_sh_mask.h3854 #define UVD_CGC_STATUS__REGS_VCLK__SHIFT macro