Home
last modified time | relevance | path

Searched refs:SQ_IND_INDEX__INDEX__SHIFT (Results 1 – 23 of 23) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v9_4_2.c1809 (address << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_ind()
H A Dgfx_v7_0.c4054 (address << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_ind()
4066 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v9_4_3.c730 (address << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_ind()
742 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v12_0.c780 (address << SQ_IND_INDEX__INDEX__SHIFT)); in wave_read_ind()
790 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v8_0.c5202 (address << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_ind()
5214 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v11_0.c958 (address << SQ_IND_INDEX__INDEX__SHIFT)); in wave_read_ind()
968 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v9_0.c1923 (address << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_ind()
1935 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
H A Dgfx_v10_0.c4421 (address << SQ_IND_INDEX__INDEX__SHIFT)); in wave_read_ind()
4431 (regno << SQ_IND_INDEX__INDEX__SHIFT) | in wave_read_regs()
/linux/drivers/gpu/drm/amd/include/asic_reg/gca/
H A Dgfx_6_0_sh_mask.h9007 #define SQ_IND_INDEX__INDEX__SHIFT 0x00000010 macro
H A Dgfx_7_2_sh_mask.h12414 #define SQ_IND_INDEX__INDEX__SHIFT 0x10 macro
H A Dgfx_8_1_sh_mask.h14682 #define SQ_IND_INDEX__INDEX__SHIFT 0x10 macro
H A Dgfx_8_0_sh_mask.h14284 #define SQ_IND_INDEX__INDEX__SHIFT 0x10 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_0_sh_mask.h2627 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_9_1_sh_mask.h2475 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_9_2_1_sh_mask.h2433 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_9_4_3_sh_mask.h2826 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_9_4_2_sh_mask.h26063 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_11_5_0_sh_mask.h4271 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_11_0_0_sh_mask.h7209 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_12_0_0_sh_mask.h23923 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_10_1_0_sh_mask.h8111 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_11_0_3_sh_mask.h8068 #define SQ_IND_INDEX__INDEX__SHIFT macro
H A Dgc_10_3_0_sh_mask.h8443 #define SQ_IND_INDEX__INDEX__SHIFT macro