Searched refs:SH_RD (Results 1 – 2 of 2) sorted by relevance
/linux/arch/riscv/kernel/ |
H A D | traps_misaligned.c | 103 #define SH_RD 7 macro 124 #define RVC_RS1S(insn) (8 + RV_X(insn, SH_RD, 3)) 146 #define SET_RD(insn, regs, val) (*REG_PTR(insn, SH_RD, regs) = (val)) 404 insn = RVC_RS2S(insn) << SH_RD; in handle_scalar_misaligned_load() 406 ((insn >> SH_RD) & 0x1f)) { in handle_scalar_misaligned_load() 413 insn = RVC_RS2S(insn) << SH_RD; in handle_scalar_misaligned_load() 415 ((insn >> SH_RD) & 0x1f)) { in handle_scalar_misaligned_load() 421 insn = RVC_RS2S(insn) << SH_RD; in handle_scalar_misaligned_load() 429 insn = RVC_RS2S(insn) << SH_RD; in handle_scalar_misaligned_load()
|
/linux/arch/riscv/kvm/ |
H A D | vcpu_insn.c | 88 #define SH_RD 7 macro 110 #define RVC_RS1S(insn) (8 + RV_X(insn, SH_RD, 3)) 134 #define SET_RD(insn, regs, val) (*REG_PTR(insn, SH_RD, regs) = (val)) 263 if ((insn >> SH_RD) & MASK_RX) in kvm_riscv_vcpu_csr_return() 541 insn = RVC_RS2S(insn) << SH_RD; in kvm_riscv_vcpu_mmio_load() 543 ((insn >> SH_RD) & 0x1f)) { in kvm_riscv_vcpu_mmio_load() 550 insn = RVC_RS2S(insn) << SH_RD; in kvm_riscv_vcpu_mmio_load() 552 ((insn >> SH_RD) & 0x1f)) { in kvm_riscv_vcpu_mmio_load() 659 ((insn >> SH_RD) & 0x1f)) { in kvm_riscv_vcpu_mmio_store() 667 ((insn >> SH_RD) & 0x1f)) { in kvm_riscv_vcpu_mmio_store()
|