Home
last modified time | relevance | path

Searched refs:SCLK_SPI0 (Results 1 – 25 of 32) sorted by relevance

12

/linux/include/dt-bindings/clock/
H A Dsamsung,s3c64xx-clock.h102 #define SCLK_SPI0 90 macro
H A Dexynos7-clk.h109 #define SCLK_SPI0 17 macro
H A Ds5pv210.h193 #define SCLK_SPI0 171 macro
H A Drk3188-cru-common.h25 #define SCLK_SPI0 69 macro
H A Drk3128-cru.h20 #define SCLK_SPI0 65 macro
H A Drk3228-cru.h18 #define SCLK_SPI0 65 macro
H A Drv1108-cru.h17 #define SCLK_SPI0 65 macro
H A Drk3308-cru.h31 #define SCLK_SPI0 27 macro
H A Drk3368-cru.h21 #define SCLK_SPI0 65 macro
H A Dpx30-cru.h38 #define SCLK_SPI0 36 macro
H A Drk3288-cru.h20 #define SCLK_SPI0 65 macro
H A Drk3399-cru.h28 #define SCLK_SPI0 71 macro
/linux/drivers/clk/samsung/
H A Dclk-s3c64xx.c256 GATE_SCLK(SCLK_SPI0, "sclk_spi0", "dout_spi0", SCLK_GATE, 20),
357 ALIAS(SCLK_SPI0, "s3c6410-spi.0", "spi_busclk2"),
H A Dclk-s5pv210.c594 GATE(SCLK_SPI0, "sclk_spi0", "dout_spi0", CLK_SRC_MASK0, 16,
H A Dclk-exynos7.c784 GATE(SCLK_SPI0, "sclk_spi0_user", "mout_sclk_spi0_user",
/linux/drivers/clk/rockchip/
H A Dclk-rk3128.c398 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_3plls_p, 0,
H A Dclk-rk3228.c474 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_2plls_p, 0,
H A Dclk-rk3188.c391 COMPOSITE_NOMUX(SCLK_SPI0, "sclk_spi0", "pclk_peri", 0,
H A Dclk-rk3368.c535 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
H A Dclk-rk3288.c516 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
H A Dclk-rk3308.c403 COMPOSITE(SCLK_SPI0, "clk_spi0", mux_dpll_vpll0_xin24m_p, 0,
H A Dclk-px30.c744 COMPOSITE(SCLK_SPI0, "clk_spi0", mux_gpll_xin24m_p, 0,
/linux/arch/arm/boot/dts/rockchip/
H A Drk3xxx.dtsi454 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
H A Drk322x.dtsi425 clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
/linux/arch/arm/boot/dts/samsung/
H A Ds5pv210.dtsi158 clocks = <&clocks SCLK_SPI0>, <&clocks CLK_SPI0>;

12