Searched refs:REG_VID_CHA_HSYNC_PULSE_WIDTH_LOW (Results 1 – 1 of 1) sorted by relevance
106 #define REG_VID_CHA_HSYNC_PULSE_WIDTH_LOW 0x2c macro164 regmap_reg_range(REG_VID_CHA_HSYNC_PULSE_WIDTH_LOW,197 regmap_reg_range(REG_VID_CHA_HSYNC_PULSE_WIDTH_LOW,456 regmap_bulk_write(ctx->regmap, REG_VID_CHA_HSYNC_PULSE_WIDTH_LOW, in sn65dsi83_atomic_pre_enable()