Home
last modified time | relevance | path

Searched refs:PLLE_BASE_DIVCML_SHIFT (Results 1 – 1 of 1) sorted by relevance

/linux/drivers/clk/tegra/
H A Dclk-pll.c49 #define PLLE_BASE_DIVCML_SHIFT 24 macro
994 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT); in clk_plle_enable()
998 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT; in clk_plle_enable()
1662 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT); in clk_plle_tegra114_enable()
1665 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT; in clk_plle_tegra114_enable()
2502 val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT); in clk_plle_tegra210_enable()
2505 val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT; in clk_plle_tegra210_enable()