Searched refs:PIPE_FIFO_UNDERRUN_STATUS (Results 1 – 3 of 3) sorted by relevance
105 if ((intel_de_read(dev_priv, reg) & PIPE_FIFO_UNDERRUN_STATUS) == 0) in i9xx_check_fifo_underruns()109 intel_de_write(dev_priv, reg, enable_mask | PIPE_FIFO_UNDERRUN_STATUS); in i9xx_check_fifo_underruns()129 enable_mask | PIPE_FIFO_UNDERRUN_STATUS); in i9xx_set_fifo_underrun_reporting()132 if (old && intel_de_read(dev_priv, reg) & PIPE_FIFO_UNDERRUN_STATUS) in i9xx_set_fifo_underrun_reporting()
211 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | in i915_pipestat_enable_mask()424 PIPE_FIFO_UNDERRUN_STATUS); in i9xx_pipestat_irq_reset()455 status_mask = PIPE_FIFO_UNDERRUN_STATUS; in i9xx_pipestat_irq_ack()513 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) in i915_pipestat_irq_handler()538 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) in i965_pipestat_irq_handler()565 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) in valleyview_pipestat_irq_handler()
1645 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31) macro