Home
last modified time | relevance | path

Searched refs:MinVddcPhases (Results 1 – 6 of 6) sorted by relevance

/linux/drivers/gpu/drm/amd/pm/powerplay/inc/
H A Dsmu7_discrete.h107 uint32_t MinVddcPhases; member
138 uint32_t MinVddcPhases; member
171 uint32_t MinVddcPhases; member
245 uint8_t MinVddcPhases; member
H A Dsmu71_discrete.h50 uint32_t MinVddcPhases; member
80 uint32_t MinVddcPhases; member
113 uint32_t MinVddcPhases; member
191 uint8_t MinVddcPhases; member
/linux/drivers/gpu/drm/radeon/
H A Dsmu7_discrete.h104 uint32_t MinVddcPhases; member
134 uint32_t MinVddcPhases; member
165 uint32_t MinVddcPhases; member
235 uint8_t MinVddcPhases; member
H A Dci_dpm.c2621 table->UvdLevel[count].MinVddcPhases = 1; in ci_populate_smc_uvd_level()
2863 memory_level->MinVddcPhases = 1; in ci_populate_single_memory_level()
2869 &memory_level->MinVddcPhases); in ci_populate_single_memory_level()
2926 memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases); in ci_populate_single_memory_level()
2964 table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1; in ci_populate_smc_acpi_level()
2994 table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases); in ci_populate_smc_acpi_level()
3006 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in ci_populate_smc_acpi_level()
3192 graphic_level->MinVddcPhases = 1; in ci_populate_single_graphic_level()
3198 &graphic_level->MinVddcPhases); in ci_populate_single_graphic_level()
3219 graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases); in ci_populate_single_graphic_level()
[all …]
/linux/drivers/gpu/drm/amd/pm/powerplay/smumgr/
H A Diceland_smumgr.c909 graphic_level->MinVddcPhases = 1; in iceland_populate_single_graphic_level()
915 &graphic_level->MinVddcPhases); in iceland_populate_single_graphic_level()
945 CONVERT_FROM_HOST_TO_SMC_UL(graphic_level->MinVddcPhases); in iceland_populate_single_graphic_level()
1258 memory_level->MinVddcPhases = 1; in iceland_populate_single_memory_level()
1262 memory_clock, &memory_level->MinVddcPhases); in iceland_populate_single_memory_level()
1325 CONVERT_FROM_HOST_TO_SMC_UL(memory_level->MinVddcPhases); in iceland_populate_single_memory_level()
1445 table->ACPILevel.MinVddcPhases = vddc_phase_shed_control ? 0 : 1; in iceland_populate_smc_acpi_level()
1493 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in iceland_populate_smc_acpi_level()
H A Dci_smumgr.c427 level->MinVddcPhases = 1; in ci_populate_single_graphic_level()
433 &level->MinVddcPhases); in ci_populate_single_graphic_level()
458 CONVERT_FROM_HOST_TO_SMC_UL(level->MinVddcPhases); in ci_populate_single_graphic_level()
1212 memory_level->MinVddcPhases = 1; in ci_populate_single_memory_level()
1216 memory_clock, &memory_level->MinVddcPhases); in ci_populate_single_memory_level()
1279 CONVERT_FROM_HOST_TO_SMC_UL(memory_level->MinVddcPhases); in ci_populate_single_memory_level()
1399 table->ACPILevel.MinVddcPhases = data->vddc_phase_shed_control ? 0 : 1; in ci_populate_smc_acpi_level()
1447 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases; in ci_populate_smc_acpi_level()
1536 table->UvdLevel[count].MinVddcPhases = 1; in ci_populate_smc_uvd_level()