Home
last modified time | relevance | path

Searched refs:HDMI_ACR_48_0 (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/gpu/drm/radeon/
H A Devergreen_hdmi.c95 WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr->cts_48khz)); in evergreen_hdmi_update_acr()
H A Drv770d.h795 #define HDMI_ACR_48_0 0x74bc macro
H A Devergreend.h649 #define HDMI_ACR_48_0 0x70ec macro
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn10/
H A Ddcn10_stream_encoder.h72 SRI(HDMI_ACR_48_0, DIG, id),\
165 uint32_t HDMI_ACR_48_0; member
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn35/
H A Ddcn35_dio_stream_encoder.h73 SRI(HDMI_ACR_48_0, DIG, id),\
/linux/drivers/gpu/drm/amd/display/dc/dio/dcn314/
H A Ddcn314_dio_stream_encoder.h75 SRI(HDMI_ACR_48_0, DIG, id),\
/linux/drivers/gpu/drm/amd/display/dc/dce/
H A Ddce_stream_encoder.c1311 REG_UPDATE(HDMI_ACR_48_0, HDMI_ACR_CTS_48, audio_clock_info.cts_48khz); in dce110_se_setup_hdmi_audio()
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn401/
H A Ddcn401_resource.h198 SRI_ARR(HDMI_ACR_48_0, DIG, id), SRI_ARR(HDMI_ACR_48_1, DIG, id), \
/linux/drivers/gpu/drm/amd/amdgpu/
H A Ddce_v10_0.c1500 tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz); in dce_v10_0_afmt_update_ACR()
H A Ddce_v6_0.c1508 tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz); in dce_v6_0_audio_set_acr()