Searched refs:CLK_TOP_SYSPLL_D5_D2 (Results 1 – 3 of 3) sorted by relevance
| /linux/include/dt-bindings/clock/ |
| H A D | mt8183-clk.h | 90 #define CLK_TOP_SYSPLL_D5_D2 54 macro
|
| /linux/arch/arm64/boot/dts/mediatek/ |
| H A D | mt8183.dtsi | 1178 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>, 1257 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>, 1284 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>, 1297 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>, 1370 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>, 1383 clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
|
| /linux/drivers/clk/mediatek/ |
| H A D | clk-mt8183.c | 46 FACTOR_FLAGS(CLK_TOP_SYSPLL_D5_D2, "syspll_d5_d2", "syspll_d5", 1, 2, 0),
|