Searched refs:CLK_TOP_APLL2_DIV3 (Results 1 – 4 of 4) sorted by relevance
/linux/include/dt-bindings/clock/ |
H A D | mediatek,mt6795-clk.h | 135 #define CLK_TOP_APLL2_DIV3 124 macro
|
H A D | mt8173-clk.h | 140 #define CLK_TOP_APLL2_DIV3 130 macro
|
/linux/drivers/clk/mediatek/ |
H A D | clk-mt6795-topckgen.c | 521 DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
|
H A D | clk-mt8173-topckgen.c | 616 DIV_GATE(CLK_TOP_APLL2_DIV3, "apll2_div3", "aud_2_sel", 0x12c, 19, 0x128, 8, 16),
|