Home
last modified time | relevance | path

Searched refs:isInConsecutiveRegs (Results 1 – 5 of 5) sorted by relevance

/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DTargetCallingConv.h124 bool isInConsecutiveRegs() const { return IsInConsecutiveRegs; } in isInConsecutiveRegs() function
/freebsd/contrib/llvm-project/llvm/include/llvm/Target/
H A DTargetCallingConv.td71 class CCIfConsecutiveRegs<CCAction A> : CCIf<"ArgFlags.isInConsecutiveRegs()", A> {
/freebsd/contrib/llvm-project/llvm/lib/Target/WebAssembly/
H A DWebAssemblyISelLowering.cpp1114 if (Out.Flags.isInConsecutiveRegs()) in LowerCall()
1245 if (In.Flags.isInConsecutiveRegs()) in LowerCall()
1330 if (Out.Flags.isInConsecutiveRegs()) in LowerReturn()
1362 if (In.Flags.isInConsecutiveRegs()) in LowerFormalArguments()
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/
H A DPPCISelLowering.cpp4110 if (!Flags.isInConsecutiveRegs()) in CalculateStackSlotSize()
4143 if (Flags.isInConsecutiveRegs()) { in CalculateStackSlotAlignment()
4775 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; in LowerFormalArguments_64SVR4()
6633 } else if (!Flags.isInConsecutiveRegs()) { in LowerCall_64SVR4()
6669 !isLittleEndian && !Flags.isInConsecutiveRegs()) { in LowerCall_64SVR4()
6687 Flags.isInConsecutiveRegs()) ? 4 : 8; in LowerCall_64SVR4()
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/
H A DAArch64ISelLowering.cpp7438 !Ins[i].Flags.isInConsecutiveRegs()) in LowerFormalArguments()
7503 if (Ins[i].Flags.isInConsecutiveRegs()) { in LowerFormalArguments()
8551 if (Outs[i].Flags.isInConsecutiveRegs()) { in LowerCall()
8661 !Flags.isInConsecutiveRegs()) { in LowerCall()