Home
last modified time | relevance | path

Searched refs:dmar_write4 (Results 1 – 5 of 5) sorted by relevance

/freebsd/sys/x86/iommu/
H A Dintel_fault.c118 dmar_write4(unit, DMAR_FSTS_REG, clear); in dmar_fault_intr_clear()
145 dmar_write4(unit, frir + 12, DMAR_FRCD2_F32); in dmar_fault_intr()
177 dmar_write4(unit, DMAR_FSTS_REG, DMAR_FSTS_PFO); in dmar_fault_intr()
254 dmar_write4(unit, frir + 12, DMAR_FRCD2_F32); in dmar_clear_faults()
257 dmar_write4(unit, DMAR_FSTS_REG, fsts); in dmar_clear_faults()
318 dmar_write4(unit, DMAR_FECTL_REG, fectl); in dmar_enable_fault_intr()
330 dmar_write4(unit, DMAR_FECTL_REG, fectl | DMAR_FECTL_IM); in dmar_disable_fault_intr()
H A Dintel_utils.c277 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_SRTP); in dmar_load_root_entry_ptr()
348 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_WBF); in dmar_flush_write_bufs()
377 dmar_write4(unit, DMAR_PMEN_REG, reg); in dmar_disable_protected_regions()
391 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_translation()
404 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_translation()
426 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_SIRTP); in dmar_load_irt_ptr()
440 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_ir()
453 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_ir()
H A Dintel_qi.c68 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_qi()
81 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_qi()
94 dmar_write4(unit, DMAR_IQT_REG, unit->x86c.inv_queue_tail); in dmar_qi_advance_tail()
319 dmar_write4(unit, DMAR_ICS_REG, ics); in dmar_qi_task()
374 dmar_write4(unit, DMAR_ICS_REG, ics); in dmar_init_qi()
410 dmar_write4(unit, DMAR_IECTL_REG, iectl); in dmar_enable_qi_intr()
424 dmar_write4(unit, DMAR_IECTL_REG, iectl | DMAR_IECTL_IM); in dmar_disable_qi_intr()
H A Dintel_drv.c316 dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); in dmar_remap_intr()
317 dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); in dmar_remap_intr()
318 dmar_write4(unit, dmd->msi_uaddr_reg, in dmar_remap_intr()
415 dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); in dmar_attach()
416 dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); in dmar_attach()
417 dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32); in dmar_attach()
436 dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data); in dmar_attach()
437 dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr); in dmar_attach()
438 dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32); in dmar_attach()
H A Dintel_dmar.h291 dmar_write4(const struct dmar_unit *unit, int reg, uint32_t val) in dmar_write4() function