Searched refs:cl72_ctrl (Results 1 – 1 of 1) sorted by relevance
4565 uint16_t lane, i, cl72_ctrl, an_adv = 0, val; in elink_warpcore_enable_AN_KR() local4585 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, &cl72_ctrl); in elink_warpcore_enable_AN_KR()4586 cl72_ctrl &= 0x08ff; in elink_warpcore_enable_AN_KR()4587 cl72_ctrl |= 0x3800; in elink_warpcore_enable_AN_KR()4589 MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL, cl72_ctrl); in elink_warpcore_enable_AN_KR()