Home
last modified time | relevance | path

Searched refs:VADDVs (Results 1 – 3 of 3) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMISelLowering.h233 VADDVs, // sign- or zero-extend the elements of a vector to i32, enumerator
H A DARMISelLowering.cpp1811 MAKE_CASE(ARMISD::VADDVs) in getTargetNodeName()
13575 case ARMISD::VADDVs: in TryDistrubutionADDVecReduce()
17301 return DAG.getNode(ARMISD::VADDVs, dl, ResVT, A); in PerformVECREDUCE_ADDCombine()
17310 DAG.getNode(ARMISD::VADDVs, dl, MVT::i32, A)); in PerformVECREDUCE_ADDCombine()
17688 unsigned Opc = Unsigned ? ARMISD::VADDVu : ARMISD::VADDVs; in PerformIntrinsicCombine()
18974 case ARMISD::VADDVs: in PerformDAGCombine()
H A DARMInstrMVE.td684 def ARMVADDVs : SDNode<"ARMISD::VADDVs", SDTVecReduce>;