Searched refs:TmpReg0 (Results 1 – 2 of 2) sorted by relevance
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUInstructionSelector.cpp | 2255 Register TmpReg0 = MRI->createVirtualRegister(DstRC); in selectG_TRUNC() local 2259 BuildMI(*MBB, I, DL, TII.get(AMDGPU::V_LSHLREV_B32_e64), TmpReg0) in selectG_TRUNC() 2263 BuildMI(*MBB, I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) in selectG_TRUNC() 2279 .addReg(TmpReg0) in selectG_TRUNC() 5549 Register TmpReg0; in selectNamedBarrierInst() local 5554 TmpReg0 = MRI->createVirtualRegister(&AMDGPU::SReg_32RegClass); in selectNamedBarrierInst() 5557 BuildMI(*MBB, &I, DL, TII.get(AMDGPU::S_LSHL_B32), TmpReg0) in selectNamedBarrierInst() 5560 M0Val = TmpReg0; in selectNamedBarrierInst() 5572 .addReg(TmpReg0); in selectNamedBarrierInst()
|
H A D | AMDGPURegisterBankInfo.cpp | 1854 Register TmpReg0 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); in buildVCopy() local 1858 .addDef(TmpReg0) in buildVCopy() 1865 .addUse(TmpReg0) in buildVCopy() 2902 Register TmpReg0 = MRI.createGenericVirtualRegister(S32); in applyMappingImpl() local 2904 MRI.setRegBank(TmpReg0, AMDGPU::SGPRRegBank); in applyMappingImpl() 2907 Extract0->getOperand(0).setReg(TmpReg0); in applyMappingImpl() 2912 buildVCopy(B, DstRegs[0], TmpReg0); in applyMappingImpl()
|