Home
last modified time | relevance | path

Searched refs:SrcRegOp (Results 1 – 5 of 5) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/CodeGen/
H A DCalcSpillWeights.cpp243 const MachineOperand *SrcRegOp = DestSrc->Source; in weightCalcHelper() local
244 identityCopy = DestRegOp->getReg() == SrcRegOp->getReg() && in weightCalcHelper()
245 DestRegOp->getSubReg() == SrcRegOp->getSubReg(); in weightCalcHelper()
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/LiveDebugValues/
H A DVarLocBasedImpl.cpp1369 const MachineOperand *SrcRegOp, *DestRegOp; in removeEntryValue() local
1370 SrcRegOp = DestSrc->Source; in removeEntryValue()
1377 VL.MI.getDebugOperand(0).getReg() == SrcRegOp->getReg()) in removeEntryValue()
1848 const MachineOperand *SrcRegOp = DestSrc->Source; in transferRegisterCopy() local
1860 Register SrcReg = SrcRegOp->getReg(); in transferRegisterCopy()
1893 if (!SrcRegOp->isKill()) in transferRegisterCopy()
H A DInstrRefBasedImpl.cpp2152 const MachineOperand *SrcRegOp = DestSrc->Source; in transferRegisterCopy() local
2154 Register SrcReg = SrcRegOp->getReg(); in transferRegisterCopy()
2174 if (EmulateOldLDV && !SrcRegOp->isKill()) in transferRegisterCopy()
2209 if (TTracker && isCalleeSavedReg(DestReg) && SrcRegOp->isKill()) in transferRegisterCopy()
/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DTargetInstrInfo.h1098 const MachineOperand *SrcRegOp = DestSrc->Source; in isFullCopyInstr() local
1099 return !DestRegOp->getSubReg() && !SrcRegOp->getSubReg(); in isFullCopyInstr()
/freebsd/contrib/llvm-project/llvm/lib/Target/Mips/AsmParser/
H A DMipsAsmParser.cpp4450 const MCOperand &SrcRegOp = Inst.getOperand(1); in expandUlh() local
4451 assert(SrcRegOp.isReg() && "expected register operand kind"); in expandUlh()
4457 unsigned SrcReg = SrcRegOp.getReg(); in expandUlh()
4502 const MCOperand &SrcRegOp = Inst.getOperand(1); in expandUsh() local
4503 assert(SrcRegOp.isReg() && "expected register operand kind"); in expandUsh()
4509 unsigned SrcReg = SrcRegOp.getReg(); in expandUsh()
4553 const MCOperand &SrcRegOp = Inst.getOperand(1); in expandUxw() local
4554 assert(SrcRegOp.isReg() && "expected register operand kind"); in expandUxw()
4560 unsigned SrcReg = SrcRegOp.getReg(); in expandUxw()