Searched refs:SrcOp2 (Results 1 – 3 of 3) sorted by relevance
/freebsd/contrib/llvm-project/llvm/utils/TableGen/ |
H A D | AsmMatcherEmitter.cpp | 1872 unsigned SrcOp2 = 0; in buildAliasResultOperands() local 1883 SrcOp2 = findAsmOperandNamed(Name, Insert.first->second); in buildAliasResultOperands() 1888 Insert.first->second = SrcOp2; in buildAliasResultOperands() 1892 SrcOp2 = (SrcOp2 == (unsigned)-1) ? SrcOp1 : SrcOp2; in buildAliasResultOperands() 1904 SrcOp2 = findAsmOperand(Name, SubIdx); in buildAliasResultOperands() 1906 ResOperand::getTiedOp((unsigned)-1, SrcOp1, SrcOp2)); in buildAliasResultOperands() 1908 ResOperands.push_back(ResOperand::getTiedOp(TiedOp, SrcOp1, SrcOp2)); in buildAliasResultOperands() 2194 uint8_t SrcOp2 = OpInfo.TiedOperands.SrcOpnd2Idx + HasMnemonicFirst; in emitConvertFuncs() local 2198 utostr(SrcOp1) + '_' + utostr(SrcOp2); in emitConvertFuncs() 2203 ConversionRow.push_back(SrcOp2); in emitConvertFuncs() [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86MCInstLower.cpp | 1528 const MachineOperand &SrcOp2 = MI->getOperand(SrcOp2Idx); in getShuffleComment() local 1532 StringRef Src2Name = SrcOp2.isReg() in getShuffleComment() 1533 ? X86ATTInstPrinter::getRegisterName(SrcOp2.getReg()) in getShuffleComment()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64ISelLowering.cpp | 27818 auto SrcOp2 = Op.getOperand(1); in LowerFixedLengthConcatVectorsToSVE() local 27836 SrcOp2 = convertToScalableVector(DAG, ContainerVT, SrcOp2); in LowerFixedLengthConcatVectorsToSVE() 27838 Op = DAG.getNode(AArch64ISD::SPLICE, DL, ContainerVT, Pg, SrcOp1, SrcOp2); in LowerFixedLengthConcatVectorsToSVE()
|