Home
last modified time | relevance | path

Searched refs:SelectCC (Results 1 – 3 of 3) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/
H A DR600ISelLowering.cpp1742 SDValue SelectCC = FNeg.getOperand(0); in PerformDAGCombine() local
1743 if (SelectCC.getOpcode() != ISD::SELECT_CC || in PerformDAGCombine()
1744 SelectCC.getOperand(0).getValueType() != MVT::f32 || // LHS in PerformDAGCombine()
1745 SelectCC.getOperand(2).getValueType() != MVT::f32 || // True in PerformDAGCombine()
1746 !isHWTrueValue(SelectCC.getOperand(2)) || in PerformDAGCombine()
1747 !isHWFalseValue(SelectCC.getOperand(3))) { in PerformDAGCombine()
1752 SelectCC.getOperand(0), // LHS in PerformDAGCombine()
1753 SelectCC.getOperand(1), // RHS in PerformDAGCombine()
1756 SelectCC.getOperand(4)); // CC in PerformDAGCombine()
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/
H A DPPCISelDAGToDAG.cpp230 SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC,
4121 SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, in SelectCC() function in PPCDAGToDAGISel
4598 SDValue CCReg = SelectCC(LHS, RHS, CC, dl, Chain); in trySETCC()
5851 SelectCC(LHS, RHS, IsUnCmp ? ISD::SETUGT : ISD::SETGT, dl); in Select()
5874 SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl); in Select()
6064 SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl); in Select()
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/GlobalISel/
H A DLegalizerHelper.cpp7161 auto SelectCC = MIRBuilder.buildSelect(S32, CmpM_NE0, Bits0x200, Zero); in lowerFPTRUNC_F64_TO_F16() local
7164 auto I = MIRBuilder.buildOr(S32, SelectCC, Bits0x7c00); in lowerFPTRUNC_F64_TO_F16()