Searched refs:SecondReg (Results 1 – 5 of 5) sorted by relevance
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMLoadStoreOptimizer.cpp | 2257 Register &FirstReg, Register &SecondReg, Register &BaseReg, int &Offset, in CanFormLdStDWord() argument 2314 SecondReg = Op1->getOperand(0).getReg(); in CanFormLdStDWord() 2315 if (FirstReg == SecondReg) in CanFormLdStDWord() 2416 Register FirstReg, SecondReg; in RescheduleOps() local 2424 FirstReg, SecondReg, BaseReg, in RescheduleOps() 2432 MRI->constrainRegClass(SecondReg, TRC); in RescheduleOps() 2438 .addReg(SecondReg, RegState::Define) in RescheduleOps() 2452 .addReg(SecondReg) in RescheduleOps() 2469 MRI->setRegAllocationHint(FirstReg, ARMRI::RegPairEven, SecondReg); in RescheduleOps() 2470 MRI->setRegAllocationHint(SecondReg, ARMRI::RegPairOdd, FirstReg); in RescheduleOps()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/Mips/AsmParser/ |
H A D | MipsAsmParser.cpp | 4413 unsigned SecondReg = Inst.getOperand(1).getReg(); in expandTrunc() local 4429 FirstReg, SecondReg, IDLoc, STI); in expandTrunc() 4437 FirstReg, SecondReg, IDLoc, STI); in expandTrunc() 5355 unsigned SecondReg = nextReg(FirstReg); in expandLoadStoreDMacro() local 5357 if (!SecondReg) in expandLoadStoreDMacro() 5376 TOut.emitRRX(Opcode, SecondReg, BaseReg, SecondOffset, IDLoc, STI); in expandLoadStoreDMacro() 5378 TOut.emitRRX(Opcode, SecondReg, BaseReg, SecondOffset, IDLoc, STI); in expandLoadStoreDMacro() 5402 unsigned SecondReg = nextReg(FirstReg); in expandStoreDM1Macro() local 5404 if (!SecondReg) in expandStoreDM1Macro() 5420 std::swap(FirstReg, SecondReg); in expandStoreDM1Macro() [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AsmParser/ |
H A D | AArch64AsmParser.cpp | 7908 MCRegister SecondReg; in tryParseGPRSeqPair() local 7909 Res = tryParseScalarRegister(SecondReg); in tryParseGPRSeqPair() 7914 if (RI->getEncodingValue(SecondReg) != FirstEncoding + 1 || in tryParseGPRSeqPair() 7915 (isXReg && !XRegClass.contains(SecondReg)) || in tryParseGPRSeqPair() 7916 (isWReg && !WRegClass.contains(SecondReg))) in tryParseGPRSeqPair()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/ |
H A D | PPCInstrInfo.cpp | 1630 SecondReg = SwapOps ? TrueReg : FalseReg; in insertSelect() local 1647 .addReg(FirstReg).addReg(SecondReg) in insertSelect()
|
H A D | PPCISelLowering.cpp | 7055 const unsigned SecondReg = State.AllocateReg(PPC::R10); in CC_AIX() local 7056 assert(FirstReg && SecondReg && in CC_AIX() 7061 CCValAssign::getCustomReg(ValNo, ValVT, SecondReg, RegVT, LocInfo)); in CC_AIX()
|