Searched refs:Reg0Op (Results 1 – 1 of 1) sorted by relevance
1626 const MachineOperand &Reg0Op = MI.getOperand(0); in MergeBaseUpdateLSDouble() local1628 if (Reg0Op.getReg() == Base || Reg1Op.getReg() == Base) in MergeBaseUpdateLSDouble()1655 MIB.add(Reg0Op).add(Reg1Op).addReg(BaseOp.getReg(), RegState::Define); in MergeBaseUpdateLSDouble()1658 MIB.addReg(BaseOp.getReg(), RegState::Define).add(Reg0Op).add(Reg1Op); in MergeBaseUpdateLSDouble()