Home
last modified time | relevance | path

Searched refs:FGETSIGN (Results 1 – 8 of 8) sorted by relevance

/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/
H A DISDOpcodes.h511 FGETSIGN, enumerator
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/
H A DSelectionDAGDumper.cpp299 case ISD::FGETSIGN: return "fgetsign"; in getOperationName()
H A DTargetLowering.cpp2691 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, VT); in SimplifyDemandedBits()
2692 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32); in SimplifyDemandedBits()
2699 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Src); in SimplifyDemandedBits()
H A DSelectionDAG.cpp3874 case ISD::FGETSIGN: in computeKnownBits()
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/
H A DTargetLoweringBase.cpp712 setOperationAction({ISD::FGETSIGN, ISD::CONCAT_VECTORS, in initActions()
/freebsd/contrib/llvm-project/llvm/include/llvm/Target/
H A DTargetSelectionDAG.td521 def fgetsign : SDNode<"ISD::FGETSIGN" , SDTFPToIntOp>;
/freebsd/contrib/llvm-project/llvm/lib/Target/X86/
H A DX86ISelLowering.cpp716 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom); in X86TargetLowering()
717 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom); in X86TargetLowering()
32419 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG); in LowerOperation()
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMISelLowering.cpp1060 setOperationAction(ISD::FGETSIGN, MVT::f64, Expand); in ARMTargetLowering()